

## **About this document**

## **Scope and purpose**

AN220193 explains how to use GPIO pins effectively in TRAVEO™ T2G family MCUs. This application note also explains GPIO basics, configuration options, interrupts, and low-power behavior.

### Intended audience

This document is intended for anyone who uses the TRAVEO™ T2G MCU family.

## **Associated part family**

TRAVEO™ T2G family CYT2/CYT3/CYT4 series

## **Table of contents**

| Abou  | rt this document 1                             |     |  |  |  |
|-------|------------------------------------------------|-----|--|--|--|
|       | of contents                                    |     |  |  |  |
| 1     | Introduction                                   | . 3 |  |  |  |
| 2     | GPIO pin basics                                |     |  |  |  |
| 2.1   | Physical structure of GPIO pins                |     |  |  |  |
| 2.2   | Startup and low-power behavior                 |     |  |  |  |
| 2.3   | Interrupt                                      |     |  |  |  |
| 2.4   | Configuration of GPIO output data              |     |  |  |  |
| 3     | GPIO settings                                  |     |  |  |  |
| 3.1   | Initializing GPIO                              |     |  |  |  |
| 3.1.1 | Example code to initialize GPIO in driver part | 9   |  |  |  |
| 3.2   | Toggling a port level                          |     |  |  |  |
| 3.2.1 | Configuration                                  | 14  |  |  |  |
| 3.2.2 | Example program of toggling port level         |     |  |  |  |
| 3.3   | Reading an input                               | 17  |  |  |  |
| 3.3.1 | Configuration                                  | 18  |  |  |  |
| 3.3.2 | Example program of reading a port level        | 21  |  |  |  |
| 3.4   | Interrupt                                      | 21  |  |  |  |
| 3.4.1 | Configuration                                  | 21  |  |  |  |
| 3.5   | Peripheral function                            | 27  |  |  |  |
| 3.5.1 | SCB port configuration                         | 27  |  |  |  |
| 3.5.2 | TCPWM port configuration                       | 32  |  |  |  |
| 3.5.3 | Analog port configuration                      | 36  |  |  |  |
| 4     | Appendix A. I/O port configuration example     | 40  |  |  |  |
| 5     | Glossary                                       | 45  |  |  |  |
| 6     | References                                     |     |  |  |  |
| 7     | Other references                               | 47  |  |  |  |
|       |                                                |     |  |  |  |



| Ta | h | ı | ۸f | ~~ | nte | ntc |
|----|---|---|----|----|-----|-----|
|    |   |   |    |    |     |     |

Revision history......48



### Introduction

#### Introduction 1

TRAVEO™ T2G family MCUs have a flexible general-purpose I/O (GPIO) architecture that provides additional features than traditional MCUs. TRAVEO™ T2G GPIOs are controlled not only by configuring the registers in firmware, similar to traditional MCUs, but are also driven by custom digital logic and analog block signals. This application note explains the basics of TRAVEO™ T2G GPIO pins and shows techniques for using them effectively for different functions. To understand more details about the functionality and terminology used in this application note, see the "I/O System" chapter of the TRAVEO™ T2G architecture technical reference manual (TRM).



### **GPIO** pin basics

#### **GPIO** pin basics 2

TRAVEO™ T2G GPIO pins offer the following features:

- Analog and digital input and output capabilities
- Various drive modes
- Separate port read and write registers
- Slew rate control
- High-speed I/O matrix (HSIOM)
- Edge-triggered interrupts on rising edge, falling edge, or on both the edges, on all GPIO
- Hold mode for latching previous state (used to retain the I/O state in DeepSleep mode)
- Selectable CMOS, TTL, and automotive input buffer mode

The GPIO functionality depends on the peripherals available in TRAVEO™ T2G family MCUs.

HSIOM is a set of high-speed multiplexers that route internal CPU and peripheral signals to and from GPIOs. HSIOM allows GPIOs to be shared with multiple functions and multiplexes the pin connection to a peripheral that you select. For details on HSIOM connection, see the architecture TRM.

#### 2.1 Physical structure of GPIO pins

**Figure 1** shows the pin connections with the resources in TRAVEO<sup>™</sup> T2G device.



Figure 1 Simplified GPIO block diagram

A detailed block diagram of the GPIO structure is available in the I/O system chapter of the architecture TRM. Each pin can act as an input or an output to the digital peripheral such as TCPWM, SCB. Some of the devicespecific GPIO can also act as an analog pin for use with ADC. For more details on the analog pins, see the **device** datasheet. TCPWM provides timers, counters, pulse width modulators, and SCB provides serial communication functions. See the architecture TRM for details of peripheral functions.

At any given time, you can use a pin for digital input, digital output, analog pin, or even combinations of these three. For example, if you enable both digital output and input, it provides a digital bidirectional pin. The input buffer provides high impedance to the external input. It is configurable to CMOS, TTL, and automotive levels. Automotive has a higher threshold level of tripping point than CMOS. See the architecture TRM for different trip levels between CMOS and automotive.



### **GPIO** pin basics

**Figure 2** details the digital output driver in **Figure 1**. The digital output from each peripheral drives the pin with a digital output driver. The digital output driver supports different drive modes and slew rate control.



Figure 2 Digital output driver

Slew rate control is provided to reduce EMI and crosstalk and is configured using the SLOW bit of the port output configuration register (GPIO\_PRTx\_CFG\_OUT). There are two options: Fast and slow. Slew rate is set to fast by default. Use the slow option when the signals are not speed critical.

TRAVEO™ T2G device supports various drive modes. Drive mode is configured by the DRIVE\_MODE field in the port configuration (GPIO\_PRTx\_CFG) register. Table 1 lists the supported drive modes, and DRIVE\_MODE field setting value. See the architecture TRM for output driver block diagram corresponding to drive modes.

Table 1 Drive modes and applications

| DRIVE_MODE<br>[2:0] field <sup>1</sup> | Drive mode                 | Application examples                                                                                                                                                                                            |
|----------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                                      | High<br>impedance          | Interface to analog and digital input. For digital signals, the input buffer is enabled. For analog signals, the input buffer is typically disabled to reduce crowbar current and leakage in low-power designs. |
| 2                                      | Resistive<br>pull-up       | Interface to open-drain LOW input, such as the tachometer output from motors or a switch connected to ground. Pins can be used for either digital input or digital output.                                      |
| 3                                      | Resistive<br>pull-down     | Interface to an open-drain HIGH input or a switch connected to VDD. Pins can be used for either digital input or digital output.                                                                                |
| 4                                      | Open drain,<br>drives low  | Provides high impedance in the HIGH state and a strong drive in the LOW state; this configuration is used for I <sup>2</sup> C pins. This mode works in conjunction with an external pull-up resistor.          |
| 5                                      | Open drain,<br>drives high | Provides strong drive in the HIGH state and high impedance in the LOW state. This mode works in conjunction with an external pull-down resistor.                                                                |
| 6                                      | Strong                     | CMOS output drives in both LOW and HIGH states                                                                                                                                                                  |

<sup>&</sup>lt;sup>1</sup> Setting DRIVE\_MODE to 1 is prohibited.



## **GPIO** pin basics

| DRIVE_MODE<br>[2:0] field <sup>1</sup> | Drive mode | Application examples                               |
|----------------------------------------|------------|----------------------------------------------------|
| 7 Resistive pull-up and                |            | Adds a series resistor in both HIGH and LOW states |
|                                        | down       |                                                    |

#### 2.2 Startup and low-power behavior

On reset/power-up, all GPIO pins start up in the high-impedance analog state, that is, with the input buffer and output driver disabled. These GPIO pins remain in this mode until the reset is released. During runtime, GPIOs can be configured by writing to the associated registers.

In Sleep mode, GPIO pins are active and can be actively driven by the peripherals, TCPWM, and SCB; only the CPU is inactive in this mode. In DeepSleep mode, the GPIO pins connected to DeepSleep domain peripherals are functional.

TRAVEO™ T2G MCUs have an additional feature that freezes the GPIOs in DeepSleep and Hibernate modes. The freezing of the GPIO is automatically released, when the device comes out of the low power mode. However, note that the GPIOs driven by DeepSleep peripherals are active in DeepSleep mode and are not frozen.

In the case of Hibernate mode, a device reset wakes up the device. This clears the GPIO configuration and pin state and initializes the GPIO pins to high-impedance analog state. Therefore, GPIO reconfiguration is required.

#### 2.3 Interrupt

All port pins have the capability to generate GPIO interrupts. Figure 3 shows GPIO interrupt input block diagram.



Figure 3 **GPIO edge detect block architecture** 

One GPIO interrupt signal is generated per port. An edge detector is present at each input pin and glitch filter output. The edge detector can detect any of rising-edge, falling-edge, and both edges in the incoming GPIO signal. The glitch filter can be used by one of the pins of a port at a time. Edge detection type is configured by the EDGEx\_SEL field in the port interrupt configuration (GPIO PRTx INTR CFG) register. Table 2 lists the supported edge detection types and EDGEx\_SEL field values. See the architecture TRM for the output driver block diagram corresponding to drive modes.



### **GPIO** pin basics

**Edge detection setting** Table 2

| EDGEx_SEL field | EDGE type    |
|-----------------|--------------|
| 0               | Disable      |
| 1               | RISING edge  |
| 2               | FALLING edge |
| 3               | BOTH edges   |

Individual GPIO interrupt signals within a port are ORed together to generate a single interrupt request. Thus, there is one interrupt vector for each port. To determine the port that triggered the interrupt, the GPIO\_INTR\_CAUSEx registers can be read. The software can read this register to determine the pin(s) or glitch filter signal that caused interrupt activation. The software needs to clear the interrupt cause flags to deactivate the interrupt in the interrupt service routine (ISR).

All I/O pins can be used as wakeup interrupts in Sleep and DeepSleep power mode.

#### 2.4 **Configuration of GPIO output data**

Two types of configurations are available for changing GPIO output data, when GPIO is used as output port:

- GPIO\_PRTx\_OUT The write register changes the output data to the written data value, and the read reflects the output data setting. Note that the register read does not reflect the current input of I/O pins. You need to use readmodify-write to retain the output data of other pins.
- GPIO PRTx OUT CLR and GPIO PRTx OUT SET These registers can change the output data in the corresponding I/O pins without affecting the output data of other I/O pins. Writing "1" to the GPIO\_PRTx\_OUT\_CLR register clears the corresponding I/O pin to "0", and writing "0" does not affect the register. Writing "1" to the GPIO\_PRTx\_OUT\_SET register sets the corresponding I/O pin to "1", and writing "0" does not affect the register.



## **GPIO** settings

### **GPIO** settings 3

This section provides practical examples on the GPIO pins usage and sample register bit settings based on the use case with sample driver library (SDL) provided by Infineon, see Other references. The use cases portrayed in this document are based on CYT2B series. For details on the settings of each series, see the datasheets mentioned in References.

SDL basically has a configuration part and a driver part. The configuration part mainly configures the parameter values for the desired operation. The driver part configures each register based on the parameter values in the configuration part.

You can configure the configuration part according to your system.

#### **Initializing GPIO** 3.1

Figure 4 shows the flow to initialize the GPIO pin. In this flow, (1) is performed in the configuration part, and (2) to (10) are performed in the driver part. The suffix "y" indicates the pin bit-field within the port register. The detailed settings are described in the use case.

- (0) Configure the parameter values according to the system.
- (1) Set the initial output state of the GPIO pin to port the output data set register (OUT\_SET.OUTy). This is not required if the GPIO pin is set to input.
- (2) Configure the HSIOM connection to the pin to the HSIOM port selection register (PORT\_SEL0.IOy\_SEL). Port becomes active (Port output) by the HSIOM register configuration.
- (3) Select the input buffer to port input buffer configuration register (CFG\_IN.VTRIP\_SELy\_0).
- (4) Configure the pin output buffer slew rate to the port output buffer configuration (CFG\_OUT.SLOWy).
- (5) Configure the output drive strength to the port output buffer configuration (CFG\_OUT.DRIVE\_SELy).
- (6) Configure the drive mode to the port configuration register (CFG.DRIVE\_MODE3).
- (7) Select the disable or enable interrupt to the port interrupt configuration register (INTR\_CFG.EDGEy\_SEL).
- (8) Clear the pin interrupt to the port interrupt status register (INTR.EDGEy).
- (9) Configure the interrupt mask to the port interrupt mask register (INTR\_MASK.EDGEy).



### **GPIO** settings



**GPIO** pin initialization procedure Figure 4

#### 3.1.1 Example code to initialize GPIO in driver part

**Code Listing 1** demonstrates an example program to initialize GPIO for writing port level in driver part.

The following description will help you understand the register notation of the driver part of SDL:

- base signifies the pointer to the port register base address. pinNum indicates the pin number within the port register.
- base->unOUT\_CLR.u32Register is the GPIO\_PRTx\_OUT\_CLR register mentioned in the registers TRM. "x" signifies the GPIO pin's port number.
- portAddr**HSIOM**->un**PORT\_SEL0**.u32Register is the **HSIOM\_**PRTx**\_PORT\_SEL0** register mentioned in the registers TRM. Other registers are also described in the same manner.
- To improve the register setting performance, the SDL writes a complete 32-bit data to the register. Each bit field is generated and written to the register as the final 32-bit data.

```
tempReg = base->unCFG IN.u32Register &
~(CY GPIO CFG IN VTRIP SEL MASK << pinNum);
base->unCFG IN.u32Register = tempReg |
((value & CY GPIO CFG IN VTRIP SEL MASK) << pinNum);
```



### **GPIO** settings

See cyip\_gpio\_v2.h under hdr/rev\_x/ip for more information on the union and structure representation of registers.

#### Code Listing 1 **Example for initializing GPIO in driver part**

```
cy_en_gpio_status_t Cy_GPIO_Pin_Init(volatile stc_GPIO_PRT_t *base, uint32_t pinNum, const cy_stc_gpio_pin_config_t
*config)
    cy_en_gpio_status_t status = CY_GPIO_SUCCESS;
                                                                                 (1) Set port output level
    if((NULL != base) && (NULL != config))
                                                                                 (2) Configure HSIOM
        Cy_GPIO_Write(base, pinNum, config->outVal);
                                                                                 (3) Configure input buffer voltage trip type
        Cy_GPIO_SetHSIOM(base, pinNum, config->hsiom);
        Cy GPIO SetVtrip(base, pinNum, config->vtrip);
                                                                                 (4) Set output buffer slew rate
        Cy_GPIO_SetSlewRate(base, pinNum, config->slewRate); -
        Cy GPIO SetDriveSel(base, pinNum, config->driveSel);
                                                                                 (5) Configure drive strength
        Cy_GPIO_SetDrivemode(base, pinNum, config->driveMode);-
        Cy_GPIO_SetInterruptEdge(base, pinNum, config->intEdge); —
                                                                                 (6) Configure drive Mode
        Cy_GPIO_ClearInterrupt(base, pinNum); -
        Cy_GPIO_SetInterruptMask(base, pinNum, config->intMask); -
                                                                                 (7) Configure interrupt edge
    }
                                                                                 (8) Clear pin interrupt
    else
                                                                                 (9) Configure interrupt Mask
        status = CY_GPIO_BAD_PARAM;
    return(status);
```

Following steps break down the configurations of Code Listing 1.

1. Set port output level.

#### Code Listing 2 **Setting port output level**

```
_STATIC_INLINE void Cy_GPIO_Write(volatile stc_GPIO_PRT_t* base, uint32_t pinNum, uint32_t value)
  /* Thread-safe: Directly access the pin registers instead of base->OUT */
  if(CY_GPIO ZERO == value)
                                                                             If value is '0', output state at
      base->unOUT_CLR.u32Register = CY_GPIO_OUT_MASK << pinNum; '</pre>
                                                                             OUT_CLR.OUT is set to '0'.
  else
  {
                                                                             If value is '1', output state at
       base->unOUT SET.u32Register = CY GPIO OUT MASK << pinNum; 2
                                                                             OUT_SET.OUT is set to '1'.
```



### **GPIO** settings

2. Configure HSIOM.

#### **Configuring HSIOM Code Listing 3**

```
STATIC INLINE void Cy GPIO SetHSIOM(volatile stc GPIO PRT t* base, uint32 t pinNum, en hsiom sel t value)
   uint8_t pinNumForHsiom;
   uint32_t portNum;
   uint32_t tempReg;
    stc HSIOM PRT t* portAddrHSIOM;
    portNum = ((uint32_t)(base) - GPIO_BASE) / GPIO_PRT_SECTION_SIZE;
    portAddrHSIOM = (stc_HSIOM_PRT_t*)(HSIOM_BASE + (HSIOM_PRT_SECTION_SIZE * portNum));
                                           If {\tt pinNum}\, is less than four, select HSIOM on
    if(pinNum < CY_GPIO_PRT_HALF)</pre>
                                           port selection 0 PORT_SEL0.IO_SEL.
        pinNumForHsiom = pinNum;
        tempReg = portAddrHSIOM->unPORT SELO.u32Register & ~(CY GPIO HSIOM MASK << (pinNumForHsiom <<
CY GPIO HSIOM OFFSET));
        portAddrHSIOM->unPORT_SEL0.u32Register = tempReg | ((value & CY_GPIO_HSIOM_MASK) << (pinNumForHsiom <<
CY_GPIO_HSIOM_OFFSET));
    else
                                                                               If pinNum is four or greater, select HSIOM on
                                                                               port selection 1 PORT_SEL1.IO_SEL
        pinNumForHsiom = pinNum - CY_GPIO_PRT_HALF;
        tempReg = portAddrHSIOM->unPORT_SEL1.u32Register & ~(CY_GPIO_HSIOM_MASK << (pinNumForHsiom <<
CY GPIO_HSIOM_OFFSET));
        portAddrHSIOM->unPORT_SEL1.u32Register = tempReg | ((value & CY_GPIO_HSIOM_MASK) << (pinNumForHsiom <<
CY GPIO HSIOM OFFSET));
```

3. Configure input buffer voltage trip type.

#### **Code Listing 4** Configuring input buffer voltage trip type

```
STATIC_INLINE void Cy_GPIO_SetVtrip(volatile stc_GPIO_PRT_t* base, uint32_t pinNum, uint32_t value)
  uint32_t tempReg;
                                                                                                           Select the pin input
                                                                                                           buffer mode for the I/O
  tempReg = base->unCFG_IN.u32Register & ~(CY_GPIO_CFG_IN_VTRIP_SEL_MASK << pinNum);</pre>
                                                                                                           pin at
                                                                                                           CFG_IN.VTRIP_SEL
  base->unCFG_IN.u32Register = tempReg | ((value & CY_GPIO_CFG_IN_VTRIP_SEL_MASK) << pinNum);</pre>
```

4. Set output buffer slew rate.

#### Setting output buffer slew rate **Code Listing 5**

```
STATIC INLINE void Cy GPIO SetSlewRate(volatile stc GPIO PRT t* base, uint32 t pinNum, uint32 t value)
  uint32_t tempReg;
                                                                                                      Select between fast or
                                                                                                      slow slew rate for the I/O
  tempReg = base->unCFG OUT.u32Register & ~(CY GPIO CFG OUT SLOW MASK << pinNum);
                                                                                                     pin at CFG_OUT.SLOW
  base->unCFG OUT.u32Register = tempReg | ((value & CY GPIO CFG OUT SLOW MASK) << pinNum);
```



### **GPIO** settings

5. Configure drive strength.

#### **Code Listing 6 Configuring drive strength**

```
_STATIC_INLINE void Cy_GPIO_SetDriveSel(volatile stc_GPIO_PRT_t* base, uint32_t pinNum, uint32_t value)
   uint32_t tempReg;
   uint32_t pinLoc;
                                                                                                   Select drive strength for the I/O
                                                                                                  pin at CFG_OUT.DRIVE_SEL
   pinLoc = (uint32_t)(pinNum << CY_GPIO_CFG_OUT_DRIVE_OFFSET) + CY_GPIO_CFG_OUT_DRIVE_REG_OFFSET;
    tempReg = base->unCFG_OUT.u32Register & ~(CY_GPIO_CFG_OUT_DRIVE_SEL_MASK << pinLoc);</pre>
   base->unCFG_OUT.u32Register = tempReg | ((value & CY_GPIO_CFG_OUT_DRIVE_SEL_MASK) << pinLoc);</pre>
```

6. Configure drive mode.

#### **Code Listing 7 Configuring drive mode**

```
STATIC_INLINE void Cy_GPIO_SetDrivemode(volatile stc_GPIO_PRT_t* base, uint32_t pinNum, uint32_t value)
  uint32_t tempReg;
  uint32_t pinLoc;
                                                                                                    Select the drive mode for the I/O
                                                                                                   pin at CFG.DRIVE_MODE
  pinLoc = pinNum << CY_GPIO_DRIVE_MODE_OFFSET;</pre>
  tempReg = (base->unCFG.u32Register & ~(CY_GPIO_CFG_DM_MASK << pinLoc));</pre>
                                                                                                   Set CFG.IN_EN to '1' to enable
  base->unCFG.u32Register = tempReg | ((value & CY GPIO CFG DM MASK) << pinLoc);</pre>
                                                                                                   input buffer
```

7. Configure interrupt edge.

#### **Code Listing 8 Configuring interrupt edge**

```
STATIC_INLINE void Cy_GPIO_SetInterruptEdge(volatile stc_GPIO_PRT_t* base, uint32_t pinNum, uint32_t value)
  uint32_t tempReg;
 uint32_t pinLoc;
                                                                                 Select interrupt edge for I/O pin
                                                                                 at INTR_CFG.EDGE_SEL.
  pinLoc = pinNum << CY_GPIO_INTR_CFG_OFFSET;</pre>
  tempReg = base->unINTR CFG.u32Register & ~(CY GPIO INTR EDGE MASK << pinLoc);
  base->unINTR_CFG.u32Register = tempReg | ((value & CY_GPIO_INTR_EDGE_MASK) << pinLoc);</pre>
```



### **GPIO** settings

8. Clear pin interrupt.

#### **Code Listing 9** Clearing pin interrupt

```
_STATIC_INLINE void Cy_GPIO_ClearInterrupt(volatile stc_GPIO_PRT_t* base, uint32_t pinNum)
  ^{\prime\star} Any INTR MMIO registers AHB clearing must be preceded with an AHB read access ^{\star\prime}
  (void)base->unINTR.u32Register;
                                                                                                   Clear the triggered pin
                                                                                                  interrupt at INTR.EDGE.
  base->unINTR.u32Register = CY_GPIO_INTR_STATUS_MASK << pinNum;</pre>
  ^{\prime\star} This read ensures that the initial write has been flushed out to the hardware ^{\star\prime}
  (void) base->unINTR.u32Register;
```

## 9. Configure interrupt mask

#### **Code Listing 10 Configuring interrupt mask**

```
_STATIC_INLINE void Cy_GPIO_SetInterruptMask(volatile stc_GPIO_PRT_t* base, uint32_t pinNum, uint32_t value)
  uint32_t tempReg;
                                                                                                         Configure the pin
  tempReg= base->unINTR_MASK.u32Register & ~(CY_GPIO_INTR_EN_MASK << pinNum);</pre>
                                                                                                         interrupt to be forwarded
                                                                                                         to the CPU NVIC at
  base->unINTR_MASK.u32Register = tempReg | ((value & CY_GPIO_INTR_EN_MASK) << pinNum);</pre>
                                                                                                         INTR_MASK.EDGE
```

#### Toggling a port level 3.2

The simple use case of a GPIO is to set the output of a pin to HIGH or LOW in firmware. This example demonstrates the use case of configuring a GPIO pin as an output and toggling the port level in CYT2B7 series. For writing a port level, the drive mode of the GPIO pin must be set to strong. For details, see **Table 1**.

CPU alternately sets the pin to "0" or "1" periodically.

Example configuration:

Port number: P19.3

Initial state: Low

Input/Output: Output

Drive mode: Strong

Functionality configuration (HSIOM): GPIO

Interrupt function: Unused

Slew rate: Fast

Output driver strength: Strong (Full drive)



## **GPIO** settings

### Configuration 3.2.1

**Table 3** lists the parameters of the configuration part in SDL for writing a port level.

Table 3 **List of GPIO pin parameters** 

| Parameters | Description                                              | Value                         |
|------------|----------------------------------------------------------|-------------------------------|
| .outVal    | Selects pin output state.                                | Oul                           |
|            | 0: Output state not affected, 1: Output state set to '0' |                               |
| .driveMode | Selects GPIO drive mode for I/O pin.                     | CY_GPIO_DM_STRONG_IN_OFF      |
|            | 0: Analog high impedance                                 | = 6ul                         |
|            | 1: Reserved and should not be used                       | See point <b>1</b> of the SDL |
|            | 2: Resistive pull-up                                     | description.                  |
|            | 3: Resistive pull-down                                   |                               |
|            | 4: Open drain, drives LOW                                |                               |
|            | 5: Open drain, drives HIGH                               |                               |
|            | 6: Strong drive                                          |                               |
|            | 7: Resistive pull-up/down                                |                               |
|            | 8: Digital High-Z. Input buffer ON.                      |                               |
|            | 9: Reserved and should not be used                       |                               |
|            | 10: Resistive pull-up. Input buffer ON.                  |                               |
|            | 11: Resistive pull-down. Input buffer ON.                |                               |
|            | 12: Open drain, drives LOW. Input buffer ON.             |                               |
|            | 13: Open drain, drives HIGH. Input buffer ON.            |                               |
|            | 14: Strong drive. Input buffer ON.                       |                               |
|            | 15: Resistive pull-up/down. Input buffer ON.             |                               |
| .hsiom     | Sets connection for I/O pin 0 route.                     | P19_3_GPIO                    |
|            |                                                          | See point 3 of the SDL        |
|            |                                                          | description.                  |
| .intEdge   | Sets the edge which will trigger an IRQ for I/O pin 0.   | Oul                           |
|            | 0: Disabled, 1: Rising edge, 2: Falling edge, 3: Both    |                               |
| .intMask   | Masks edge interrupt on I/O pin.                         | Oul                           |
|            | 0: Pin interrupt forwarding disabled                     |                               |
|            | 1: Pin interrupt forwarding enabled                      |                               |
| .vtrip     | Selects the pin 0 input buffer mode.                     | Oul                           |
|            | 0: CMOS, 1: TTL                                          |                               |
| .slewRate  | Selects slew rate for I/O pin.                           | Oul                           |
|            | 0: Fast slew rate, 1: Slow slew rate                     |                               |
| .driveSel  | Sets the GPIO drive strength for I/O pin.                | Oul                           |
|            | 0: Full drive strength                                   |                               |
|            | 1: Full drive strength                                   |                               |
|            | 2: 1/2 drive strength                                    |                               |
|            | 3: 1/4 drive strength                                    |                               |



### **GPIO** settings

The following description will help you understand the configuration of GPIO port, pin, and HSIOM of this example in SDL:

1. The constants to be used for setting the drive mode of the pin are defined in the GPIO driver header cy\_gpio.h in the common\src\drivers\gpio folder

```
#define CY GPIO DM ANALOG
                                         (0x00ul)
/*Analog High-Z. Input buffer off */
#define CY GPIO DM PULLUP IN OFF
                                         (0x02u1)
/*Resistive Pull-Up. Input buffer off */
#define CY GPIO DM PULLDOWN IN OFF
                                         (0x03u1)
/*Resistive Pull-Down. Input buffer off */
#define CY GPIO DM OD DRIVESLOW IN OFF (0x04ul)
/*Open Drain, Drives Low. Input buffer off */
#define CY GPIO DM OD DRIVESHIGH IN OFF(0x05ul)
/*Open Drain, Drives High. Input buffer off */
#define CY GPIO DM STRONG IN OFF
                                         (0x06u1)
/*Strong Drive. Input buffer off */
#define CY GPIO DM PULLUP DOWN IN OFF
                                         (0x07u1)
/*Resistive Pull-Up/Down. Input buffer off */
#define CY GPIO DM HIGHZ
                                         (0x08u1)
/*Digital \overline{H}igh-\overline{Z}. Input buffer on */
#define CY GPIO DM PULLUP
                                         (0x0Aul)
/*Resistive Pull-Up. Input buffer on */
#define CY GPIO DM PULLDOWN
                                         (0x0Bul)
/*Resistive Pull-Down. Input buffer on */
#define CY GPIO DM OD DRIVESLOW
                                         (0x0Cul)
/*Open Drain, Drives Low. Input buffer on */
#define CY GPIO DM OD DRIVESHIGH
/*Open Drain, Drives High. Input buffer on */
#define CY GPIO DM STRONG
                                         (0x0Eul)
/*Strong Drive. Input buffer on */
#define CY GPIO DM PULLUP DOWN
                                         (0x0Ful)
/*Resistive Pull-Up/Down. Input buffer on */
```

2. Each port number is defined in the device header in the *header* folder.

For example, if the revision of the MCU silicon is revision B, the device header is in hdr/rev\_b.

```
((volatile stc GPIO PRT t*) &GPIO->PRT[19]
#define GPIO PRT19
```

The port number and pin number are defined together in the project-specific header in the same folder.

For example, if the MCU is CYT2B7 series on a revision C CPU board, you can find the following definition in bb\_bsp\_tviibe1m\_revc.h.

```
#define CY LED0 PORT
                              GPIO PRT19
#define CY LEDO PIN
                              3
#define CY LEDO PIN MUX
                              P19 3 GPIO
```

3. Each GPIO pin has its dedicated HSIOM selection. The HSIOM of the specific pin and its parameter value can be found in the device GPIO header.



### **GPIO** settings

For example, if the MCU is 176-pin CYT2B7 series, the header file is gpio\_cyt2b7\_176\_lqfp.h.

For 176-pin CYT2B7 series MCU, the HSIOM connections for P19.3 are as follows:

```
/* P19.3 */
P19 3 GPIO
                                   0.
                                           /* GPIO controls 'out' */
P19 3 AMUXA
                                   4,
                                           /* Analog mux bus A */
P19 3 AMUXB
                                   5,
                                          /* Analog mux bus B */
P19 3 AMUXA DSI
/* Analog mux bus A, DSI control */
P19 3 AMUXB DSI
/* Analog mux bus B, DSI control */
P19 3 TCPWM0 LINE28
/* Digital Active - tcpwm[0].line[28]:2 */
P19 3 TCPWM0 LINE COMPL27
/* Digital Active - tcpwm[0].line compl[27]:2 */
P19 3 TCPWMO TR ONE CNT IN84
                               = 10,
/* Digital Active - tcpwm[0].tr one cnt in[84]:2 */
P19 3 TCPWM0 TR ONE CNT IN82
/* Digital Active - tcpwm[0].tr one cnt in[82]:2 */
P19 3 TCPWM0 TR ONE CNT IN1540 = 16,
/* Digital Active - tcpwm[0].tr one cnt in[1540]:0 */
P19 3 SCB2 UART CTS
                                = 17,
/* Digital Active - scb[2].uart_cts:1 */
P19 3 SCB2 SPI SELECTO
/* Digital Active - scb[2].spi select0:1 */
P19 3 PERI TR IO INPUT29
/* Digital Active - peri.tr io input[29]:0 */
```

See the device datasheet for the specific HSIOM functional connections for each pin.

Code Listing 11 demonstrates an example program to initialize GPIO and toggle port level in the configuration part.

#### Example for initializing GPIO and toggling port level in configuration part Code Listing 11

```
cy stc gpio pin config t user led port pin cfg =
                       /* Pin output state */
   .outVal = Oul,
   .driveMode = CY_GPIO_DM_STRONG_IN_OFF, /* Drive mode */
                                                              (0) Configure parameter values
   .hsiom = CY LEDO PIN MUX,
                                      /* HSIOM selection
   .intEdge = Oul,
                     /* Interrupt Edge type */
                      /* Interrupt enable mask */
   .intMask = Oul,
                      /* Input buffer voltage trip type */
   .vtrip = 0ul,
                      /* Output buffer slew rate */
   .slewRate = Oul,
                      /* Drive strength */
   .driveSel = Oul,
};
int main(void)
```



### **GPIO** settings

#### Example for initializing GPIO and toggling port level in configuration part **Code Listing 11**

```
SystemInit();
 _enable_irq();
/* Place your initialization/startup code here (e.g. MyInst Start()) */
user led port pin cfg.hsiom = CY LEDO PIN MUX;
Cy GPIO Pin_Init(CY_LEDO_PORT, CY_LEDO_PIN, &user_led_port_pin_cfg);
                                                          GPIO pin structure.
                       Port number.
                                        Pin number.
for(;;)
    // Wait 0.05 [s]
    Cy SysTick DelayInUs(50000ul);
                                                          Output state is set to HIGH
                                                          and LOW, successively.
    Cy_GPIO_Inv(CY_LED0_PORT, CY_LED0_PIN);
```

#### 3.2.2 **Example program of toggling port level**

**Code Listing 12** demonstrates an example program to toggle port level in the driver part.

#### **Code Listing 12 Example for toggling port level in driver part**

```
_STATIC_INLINE void Cy_GPIO_Inv(volatile stc_GPIO_PRT_t* base, uint32_t pinNum)
                                                                                               Output state is set to the inverse of the
                                                                                               current output state at OUT_INV.OUT3
  base->unOUT_INV.u32Register = CY_GPIO_OUT_MASK << pinNum;
```

#### **Reading an input** 3.3

This example demonstrates a use case for reading from a GPIO pin in CYT2B7 series. Enable the digital input buffer for external digital input and read the port level. If the GPIO pin is set to read, the drive mode of the pin must be set to digital high impedance. For details, see **Table 1**.

Example configuration:

- Port number: P6.5
- Initial state: Low
- Input/Output: Input
- Drive mode: Digital high impedance
- Functionality configuration (HSIOM): 0 (GPIO)
- Interrupt function: Unused



## **GPIO** settings

### Configuration 3.3.1

**Table 4** lists the parameters of the configuration part in SDL for reading an input.

Table 4 **List of GPIO pin parameters** 

| Parameters | Description                                              | Value                  |
|------------|----------------------------------------------------------|------------------------|
| .outVal    | Selects pin output state.                                | Oul                    |
|            | 0: Output state not affected, 1: Output state set to '0' |                        |
| .driveMode | Selects GPIO drive mode for I/O pin.                     | CY_GPIO_DM_HIGHZ = 8ul |
|            | 0: Analog high impedance                                 |                        |
|            | 1: Reserved and should not be used                       |                        |
|            | 2: Resistive pull-up                                     |                        |
|            | 3: Resistive pull-down                                   |                        |
|            | 4: Open drain, drives LOW                                |                        |
|            | 5: Open drain, drives HIGH                               |                        |
|            | 6: Strong drive                                          |                        |
|            | 7: Resistive pull-up/down                                |                        |
|            | 8: Digital High-Z. Input buffer ON.                      |                        |
|            | 9: Reserved and should not be used                       |                        |
|            | 10: Resistive pull-up. Input buffer ON.                  |                        |
|            | 11: Resistive pull-down. Input buffer ON.                |                        |
|            | 12: Open drain, drives LOW. Input buffer ON.             |                        |
|            | 13: Open drain, drives HIGH. Input buffer ON.            |                        |
|            | 14: Strong drive. Input buffer ON.                       |                        |
|            | 15: Resistive pull-up/down. Input buffer ON.             |                        |
| hsiom      | Sets the connection for I/O pin 0 route.                 | P6_5_GPIO              |
|            |                                                          | See point 2 of the SDL |
|            |                                                          | description.           |
| .intEdge   | Sets the edge which will trigger an IRQ for I/O pin 0.   | 0ul                    |
|            | 0: Disabled, 1: Rising edge, 2: Falling edge, 3: Both    |                        |
| .intMask   | Masks edge interrupt on I/O pin.                         | 0ul                    |
|            | 0: Pin interrupt forwarding disabled                     |                        |
|            | 1: Pin interrupt forwarding enabled                      |                        |
| .vtrip     | Selects the pin 0 input buffer mode.                     | 0ul                    |
|            | 0: CMOS, 1: TTL                                          |                        |
| .slewRate  | Selects slew rate for I/O pin.                           | 0ul                    |
|            | 0: Fast slew rate, 1: Slow slew rate                     |                        |
| .driveSel  | Sets the GPIO drive strength for I/O pin.                | Oul                    |
|            | 0: Full drive strength                                   |                        |
|            | 1: Full drive strength                                   |                        |
|            | 2: 1/2 drive strength                                    |                        |
|            | 3: 1/4 drive strength                                    |                        |



### **GPIO** settings

The following description will help you understand the configuration of GPIO port, pin, and HSIOM of this example in SDL:

1. Each port number is defined in the device header in the *header* folder.

For example, if the revision of the MCU silicon is revision B, the device header can be found in hdr/rev\_b.

```
#define GPIO PRT6
                       ((volatile stc GPIO PRT t*) &GPIO->PRT[6]
```

The port number and pin number are defined together in the project-specific header in the same folder.

For example, if the MCU is CYT2B7 series on a revision C CPU board, you can find the following definition in bb\_bsp\_tviibe1m\_revc.h.

```
#define CY CB BUTTON PORT
                               GPIO PRT6
#define CY CB BUTTON PIN
                                5
                               P6 5 GPIO
#define CY CB BUTTON PIN MUX
```

2. Each GPIO pin has its dedicated HSIOM selection. The HSIOM of a specific pin and its parameter value is in the device GPIO header.

For example, if the MCU is 176-pin CYT2B7 series, the header file is *qpio\_cyt2b7\_176\_lqfp.h*.

For 176-pin CYT2B7 series MCU, the HSIOM connections for P6.5 are as follows:

```
/* P6.5 */
P6 5 GPIO
                                   Ο,
                                          /* GPIO controls 'out' */
                                          /* Analog mux bus A */
P6 5 AMUXA
                                   4,
                                          /* Analog mux bus B */
P6 5 AMUXB
                                   5,
P6 5 AMUXA DSI
/* Analog mux bus A, DSI control */
P6 5 AMUXB DSI
/* Analog mux bus B, DSI control */
P6 5 TCPWM0 LINE2
/* Digital Active - tcpwm[0].line[2]:0 */
P6 5 TCPWM0 LINE COMPL258
                                   9.
/* Digital Active - tcpwm[0].line compl[258]:0 */
P6 5 TCPWM0 TR ONE CNT IN6
                                = 10.
/* Digital Active - tcpwm[0].tr_one_cnt_in[6]:0 */
P6 5 TCPWMO TR ONE CNT IN775 = 11,
/* Digital Active - tcpwm[0].tr one cnt in[775]:0 */
P6 5 SCB4 SPI SELECT2
                                = 19,
/* Digital Active - scb[4].spi select2:0 */
P6 5 LINO LIN EN4
/* Digital Active - lin[0].lin en[4]:0 */
```

See the device datasheet for the specific HSIOM functional connections for each pin.



## **GPIO** settings

Code Listing 13 demonstrates an example program for reading an input in the configuration part.

## Code Listing 13 Example for reading an input in configuration part

```
#define USER BUTTON PORT
                            CY CB BUTTON PORT
#define USER_BUTTON_PIN
                             CY_CB_BUTTON_PIN
#define USER_BUTTON_PIN_MUX CY_CB_BUTTON_PIN_MUX
cy_stc_gpio_pin_config_t user_button_port_pin_cfg =
{
   .outVal = Oul,
                         /* Pin output state */
   .driveMode = CY_GPIO_DM_HIGHZ, /* Drive mode */
   .hsiom = USER BUTTON PIN MUX, /* HSIOM selection */
                                                                       (0) Configure parameter values
   .intEdge = Oul,
                         /* Interrupt Edge type */
                         /* Interrupt enable mask */
   .intMask = Oul,
                        /* Input buffer voltage trip type */
   .vtrip = 0ul,
                         /* Output buffer slew rate */
   .slewRate = Oul,
   .driveSel = Oul, /* Drive strength */
};
int main(void)
                                                 GPIO pin structure.
                 Port number.
                                Pin number.
   SystemInit();
   __enable_irq(); /* Enable global interrupts. */
   /* Place your initialization/startup code here (e.g. MyInst Start()) */
   Cy_GPIO_Pin_Init(USER_BUTTON_PORT, USER_BUTTON_PIN, &user_button_port_pin_cfg);
   \ensuremath{//} Detect falling edge of the button GPIO
   uint32_t curLevel = Oul;
   for(;;)
                                                                        The current logic level on the
                                                                        input buffer of P6.5 is read
      // Get the current button level
      curLevel = Cy_GPIO_Read(USER_BUTTON_PORT, USER_BUTTON_PIN);
```



### **GPIO** settings

#### Example program of reading a port level 3.3.2

Code Listing 14 demonstrates an example program to read an input in the driver part.

#### **Code Listing 14** Example of reading an input in driver part

```
STATIC_INLINE uint32_t Cy_GPIO_Read(volatile stc_GPIO_PRT_t* base, uint32_t pinNum)
  return (base->unIN.u32Register >> (pinNum)) & CY_GPIO_IN_MASK;
                                                                               buffer of the pin from IN.IN5
```

#### 3.4 Interrupt

This example demonstrates a use case for interrupt generation from a pin in CYT2B7 series. This pin uses one IRQ terminal. Thus, the interrupt source must be identified in the ISR. For the input port, enable the interrupt edge and interrupt mask.

When P6.5 detects a falling edge, the interrupt occurs. For more information, see the Initial setting procedure section in AN219842 listed in References.

### Example configuration:

Port number: P6.5 Initial state: Low

Input/Output: Input

Drive mode: Digital high impedance

Functionality configuration (HSIOM): GPIO

Interrupt edge type: Falling edge

Interrupt function: Used Interrupt number: 3

Interrupt priority: 0

#### Configuration 3.4.1

**Table 5** lists the parameters of the configuration part in SDL for interrupt on pin P6.5.

List of parameters for interrupt on pin P6.5 Table 5

| Parameters | Description                                              | Value                  |
|------------|----------------------------------------------------------|------------------------|
| .outVal    | Selects pin output state.                                | Oul                    |
|            | 0: Output state not affected, 1: Output state set to '0' |                        |
| .driveMode | Selects GPIO drive mode for I/O pin.                     | CY_GPIO_DM_HIGHZ = 8ul |
|            | 0: Analog high impedance                                 |                        |
|            | 1: Reserved and should not be used                       |                        |
|            | 2: Resistive pull-up                                     |                        |
|            | 3: Resistive pull-down                                   |                        |
|            | 4: Open drain, drives LOW                                |                        |
|            | 5: Open drain, drives HIGH                               |                        |
|            | 6: Strong drive                                          |                        |
|            | 7: Resistive pull-up/down                                |                        |



# **GPIO** settings

| <b>Parameters</b> | Description                                            | Value                      |
|-------------------|--------------------------------------------------------|----------------------------|
|                   | 8: Digital High-Z. Input buffer ON.                    |                            |
|                   | 9: Reserved and should not be used                     |                            |
|                   | 10: Resistive pull-up. Input buffer ON.                |                            |
|                   | 11: Resistive pull-down. Input buffer ON.              |                            |
|                   | 12: Open drain, drives LOW. Input buffer ON.           |                            |
|                   | 13: Open drain, drives HIGH. Input buffer ON.          |                            |
|                   | 14: Strong drive. Input buffer ON.                     |                            |
|                   | 15: Resistive pull-up/down. Input buffer ON.           |                            |
| .hsiom            | Sets the connection for I/O pin 0 route.               | P6_5_GPIO                  |
|                   |                                                        | See point 2 of the SDL     |
|                   |                                                        | description.               |
| .intEdge          | Sets the edge which will trigger an IRQ for I/O pin 0. | CY_GPIO_INTR_FALLING = 2ul |
|                   | 0: Disabled, 1: Rising edge, 2: Falling edge, 3: Both  |                            |
| .intMask          | Masks edge interrupt on I/O pin.                       | 1ul                        |
|                   | 0: Pin interrupt forwarding disabled                   |                            |
|                   | 1: Pin interrupt forwarding enabled                    |                            |
| .vtrip            | Selects the pin 0 input buffer mode.                   | 0ul                        |
|                   | 0: CMOS, 1: TTL                                        |                            |
| .slewRate         | Selects slew rate for I/O pin.                         | Oul                        |
|                   | 0: Fast slew rate, 1: Slow slew rate                   |                            |
| .driveSel         | Sets the GPIO drive strength for I/O pin.              | Oul                        |
|                   | 0: Full drive strength                                 |                            |
|                   | 1: Full drive strength                                 |                            |
|                   | 2: 1/2 drive strength                                  |                            |
|                   | 3: 1/4 drive strength                                  |                            |



## **GPIO** settings

**Figure 5** shows the flow of the pin interrupt configuration example. Initialize the port with GPIO input setting using the interrupt.



Figure 5 Pin interrupt generation procedure

The following description will help you understand the configuration of GPIO port, pin, and HSIOM of this example in SDL:

1. Each port number is defined in the device header in the *header* folder.

For example, if the revision of the MCU silicon is revision B, the device header is in hdr/rev\_b.

The port number, pin number, and interrupt number are defined together in the project-specific header in the same folder.

For example, if the MCU is CYT2B7 series on a revision C CPU board, you can find the following definition in bb\_bsp\_tviibe1m\_revc.h.

```
#define CY_CB_BUTTON_PORT GPIO_PRT6

#define CY_CB_BUTTON_PIN 5

#define CY_CB_BUTTON_PIN_MUX P6_5_GPIO
#define CY_CB_BUTTON_IRQN ioss_interrupts_gpio_6_IRQn
```

2. The HSIOM of the specific pin and its parameter value is in the device GPIO header.

For example, if the MCU is 176-pin CYT2B7 series, the header file is *gpio\_cyt2b7\_176\_lqfp.h*.

For 176-pin CYT2B7 series MCU, the HSIOM connections for P6.5 are as follows:



### **GPIO** settings

```
= 6,
P6 5 AMUXA DSI
/* Analog mux bus A, DSI control */
P6 5 AMUXB DSI
/* Analog mux bus B, DSI control */
P6 5 TCPWM0 LINE2
/* Digital Active - tcpwm[0].line[2]:0 */
P6 5 TCPWM0 LINE COMPL258
                            = 9,
/* Digital Active - tcpwm[0].line compl[258]:0 */
P6 5 TCPWM0 TR ONE CNT IN6
/* Digital Active - tcpwm[0].tr one cnt in[6]:0 */
P6 5 TCPWM0 TR ONE CNT IN775 = 11,
/* Digital Active - tcpwm[0].tr one cnt in[775]:0 */
P6 5 SCB4 SPI SELECT2
                               = 19,
/* Digital Active - scb[4].spi select2:0 */
P6 5 LINO LIN EN4
/* Digital Active - lin[0].lin en[4]:0 */
```

3. The constants to be used for setting the interrupt trigger type on the pin are defined in the GPIO driver header cy\_gpio.h in the common\src\drivers\gpio folder.

```
#define CY GPIO INTR DISABLE
                                 (0x00ul)
/**< \brief Disable the pin interrupt generation */
#define CY GPIO INTR RISING
                                  (0x01ul)
/**< \brief Rising-Edge interrupt */
#define CY GPIO INTR FALLING
                                  (0x02u1)
/**< \brief Falling-Edge interrupt */
#define CY GPIO INTR BOTH
                                  (0x03u1)
/**< \brief Both-Edge interrupt */</pre>
```

4. The HSIOM of the specific pin and its parameter value is in the device header.

```
typedef enum {
 ioss interrupts gpio 6 IRQn = 27,
 /*!< 27 [DeepSleep] GPIO Port Interrupt #6 */</pre>
} cy en intr t;
```

See the device datasheet for the specific HSIOM functional connections and the interrupts assignments.



### **GPIO** settings

Code Listing 15 demonstrates an example program to GPIO interrupt generation in the configuration part.

#### **Code Listing 15 Example of GPIO interrupt in configuration part**

```
#define USER BUTTON PORT
                          CY CB USER BUTTON PORT
#define USER BUTTON PIN
                          CY_CB_USER_BUTTON_PIN
#define USER BUTTON IRQ
                        CY CB USER BUTTON IRQN
cy_stc_gpio_pin_config_t user_button_port_pin_cfg =
   .outVal = Oul, /* Pin output state */
   .driveMode = CY_GPIO_DM_HIGHZ, /* Drive mode */
   .hsiom = USER_BUTTON_PIN_MUX, /* HSIOM selection */
                                                                 (0) Configure parameter values
   .intEdge = CY GPIO INTR FALLING, /* Interrupt Edge type
   .intMask = 1ul, /* Interrupt enable mask */
   .vtrip = Oul,
                       /* Input buffer voltage trip type */
                       /* Output buffer slew rate */
   .slewRate = Oul,
   .driveSel = Oul, /* Drive strength */
/* Setup GPIO for BUTTON1 interrupt */
const cy_stc_sysint_irq_t irq_cfg =
   .sysIntSrc = USER_BUTTON_IRQ,
   .intIdx = CPUIntIdx3_IRQn,
   .isEnabled = true,
} ;
int main(void)
   SystemInit();
   __enable_irq(); /* Enable global interrupts. */
                                                                                 (1) Initialize port (Input port P6.5)
   Cy_GPIO_Pin_Init(USER_BUTTON_PORT, USER_BUTTON_PIN, &user_button_port_pin_cfg);
                                                                           (2) Setup interrupt (GPIO port interrupt)
   Cy_SysInt_InitIRQ(&irq_cfg);
   Cy_SysInt_SetSystemIrqVector(irq_cfg.sysIntSrc, ButtonIntHandler);
   NVIC SetPriority(irq_cfg.intIdx, 0);
                                               (3) Configure interrupt priority
   NVIC EnableIRQ(irq cfg.intIdx);
                                               (4) Enable interrupt
   for(;;);
```



## **GPIO** settings

Figure 6 shows an interrupt handler. When the input port detects an interrupt edge, the interrupt handler is activated. First, read the interrupt status and identify which port pin is being interrupted. Next, clear the interrupt status to detect the next interrupt. **Code Listing 16** shows the code example for the interrupt handler.



**Example of interrupt handler flow** Figure 6

#### **Code Listing 16 Example of interrupt handler**

```
void IntHandler(void)
                                                                                   (1) Read interrupt status (P6.5)
   uint32_t intStatus;
   /* If falling edge detected */
   intStatus = Cy_GPIO_GetInterruptStatusMasked(USER_BUTTON_PORT, USER_BUTTON_PIN);
    if (intStatus != 0ul)
                                          (2) Interrupt detected?
        Cy_GPIO_ClearInterrupt(USER_BUTTON_PORT, USER_BUTTON_PIN);
                                                                                (3) Clear interrupt
```

Code Listing 17 shows an example program for step (1) Read interrupt status of the driver part.

#### **Code Listing 17** Example program for reading interrupt status in driver part

```
STATIC_INLINE uint32_t Cy_GPIO_GetInterruptStatusMasked(volatile stc_GPIO_PRT_t* base, uint32_t pinNum)
  return (base->unINTR MASKED.u32Register >> pinNum) & CY GPIO INTR MASKED MASK;
                                                                        Return the state of pin interrupt mask to be forwarded to
                                                                        CPU interrupt controller at INTR_MASKED.EDGE5
```



### **GPIO** settings

#### **Peripheral function** 3.5

This section explains allocating the peripheral functions to the I/O pin. Peripheral function is selected by HSIOM, default setting is GPIO. The pin has several specific functions and can be selected.

See the **device datasheet** for the specific connections available for each pin.

An example of analog port, SCB port, TCPWM port configuration is shown below.

#### 3.5.1 **SCB** port configuration

This example demonstrates the configuration of a port in CYT2B7 series associated with Serial Communication Block (SCB), which is configured as UART. In this example, SCB3 (UART) port (P13.0/P13.1) is used, and it is assigned to ACT\_5 of the HSIOM pin connection. Configure the UART function after setting the Rx/Tx port.

For details on selecting an appropriate port for each function, see the Alternate function pin assignments section in the datasheet. For details on UART settings, see AN220119 listed in References.

Figure 7 shows the signal path as SCB port of P13.0 and P13.1. To use SCB ch3, configure HSIOM to SCB3\_RX/TX.



Figure 7 **SCB** port configuration

Example configuration:

## **RX** port

Port number: P13.0 Initial state: Low Input/Output: Input

Drive mode: Digital high impedance

Functionality configuration (HSIOM): SCB (UART Rx)

Interrupt function: Unused

### TX port

Port number: P13.1 Initial state: Low Input/Output: Output Drive mode: Strong

Functionality configuration (HSIOM): SCB (UART Tx)

Interrupt function: Unused



## **GPIO** settings

Table 6 and Table 7 list the parameters of the configuration part in SDL for SCB RX port and TX port, respectively.

Table 6 List of GPIO pin parameters of SCB RX port

| <b>Parameters</b> | Description                                              | Value                  |
|-------------------|----------------------------------------------------------|------------------------|
| outVal            | Selects pin output state.                                | Oul                    |
|                   | 0: Output state not affected, 1: Output state set to '0' |                        |
| driveMode         | Selects GPIO drive mode for I/O pin.                     | CY_GPIO_DM_HIGHZ = 8ul |
|                   | 0: Analog high impedance                                 |                        |
|                   | 1: Reserved and should not be used                       |                        |
|                   | 2: Resistive pull-up                                     |                        |
|                   | 3: Resistive pull-down                                   |                        |
|                   | 4: Open drain, drives LOW                                |                        |
|                   | 5: Open drain, drives HIGH                               |                        |
|                   | 6: Strong drive                                          |                        |
|                   | 7: Resistive pull-up/down                                |                        |
|                   | 8: Digital High-Z. Input buffer ON.                      |                        |
|                   | 9: Reserved and should not be used                       |                        |
|                   | 10: Resistive pull-up. Input buffer ON.                  |                        |
|                   | 11: Resistive pull-down. Input buffer ON.                |                        |
|                   | 12: Open drain, drives LOW. Input buffer ON.             |                        |
|                   | 13: Open drain, drives HIGH. Input buffer ON.            |                        |
|                   | 14: Strong drive. Input buffer ON.                       |                        |
| -                 | 15: Resistive pull-up/down. Input buffer ON              |                        |
| .hsiom            | Sets connection for I/O pin 0 route.                     | P13_0_SCB3_UART_RX     |
|                   |                                                          | See point 2 of the SDL |
|                   |                                                          | description.           |
| .intEdge          | Sets the edge which will trigger an IRQ for I/O pin 0.   | 0ul                    |
|                   | 0: Disabled, 1: Rising edge, 2: Falling edge, 3: Both    |                        |
| .intMask          | Masks edge interrupt on I/O pin.                         | 0ul                    |
|                   | 0: Pin interrupt forwarding disabled                     |                        |
| -                 | 1: Pin interrupt forwarding enabled                      |                        |
| .vtrip            | Selects the pin 0 input buffer mode.                     | 0ul                    |
|                   | 0: CMOS, 1: TTL                                          |                        |
| .slewRate         | Selects slew rate for I/O pin.                           | Oul                    |
|                   | 0: Fast slew rate, 1: Slow slew rate                     |                        |
| .driveSel         | Sets the GPIO drive strength for I/O pin.                | Oul                    |
|                   | 0: Full drive strength                                   |                        |
|                   | 1: Full drive strength                                   |                        |
|                   | 2: 1/2 drive strength                                    |                        |
|                   | 3: 1/4 drive strength                                    |                        |



## **GPIO** settings

List of GPIO pin parameters of SCB TX port Table 7

| Parameters | Description                                              | Value                    |
|------------|----------------------------------------------------------|--------------------------|
| .outVal    | Selects pin output state.                                | 0ul                      |
|            | 0: Output state not affected, 1: Output state set to '0' |                          |
| .driveMode | Selects GPIO drive mode for I/O pin.                     | CY_GPIO_DM_STRONG_IN_OFF |
|            | 0: Analog high impedance                                 | = 6ul                    |
|            | 1: Reserved and should not be used                       |                          |
|            | 2: Resistive pull-up                                     |                          |
|            | 3: Resistive pull-down                                   |                          |
|            | 4: Open drain, drives LOW                                |                          |
|            | 5: Open drain, drives HIGH                               |                          |
|            | 6: Strong drive                                          |                          |
|            | 7: Resistive pull-up/down                                |                          |
|            | 8: Digital High-Z. Input buffer ON.                      |                          |
|            | 9: Reserved and should not be used                       |                          |
|            | 10: Resistive pull-up. Input buffer ON.                  |                          |
|            | 11: Resistive pull-down. Input buffer ON.                |                          |
|            | 12: Open drain, drives LOW. Input buffer ON.             |                          |
|            | 13: Open drain, drives HIGH. Input buffer ON.            |                          |
|            | 14: Strong drive. Input buffer ON.                       |                          |
|            | 15: Resistive pull-up/down. Input buffer ON.             |                          |
| .hsiom     | Sets the connection for I/O pin 0 route.                 | P13_1_SCB3_UART_TX       |
|            |                                                          | See point 2 of the SDL   |
|            |                                                          | description.             |
| .intEdge   | Sets the edge which will trigger an IRQ for I/O pin 0.   | 0ul                      |
|            | 0: Disabled, 1: Rising edge, 2: Falling edge, 3: Both    |                          |
| .intMask   | Masks edge interrupt on I/O pin.                         | Oul                      |
|            | 0: Pin interrupt forwarding disabled                     |                          |
|            | 1: Pin interrupt forwarding enabled                      |                          |
| .vtrip     | Selects the pin 0 input buffer mode.                     | 0ul                      |
|            | 0: CMOS, 1: TTL                                          |                          |
| .slewRate  | Selects slew rate for I/O pin.                           | Oul                      |
|            | 0: Fast slew rate, 1: Slow slew rate                     |                          |
| .driveSel  | Sets the GPIO drive strength for I/O pin.                | Oul                      |
|            | 0: Full drive strength                                   |                          |
|            | 1: Full drive strength                                   |                          |
|            | 2: 1/2 drive strength                                    |                          |
|            | 3: 1/4 drive strength                                    |                          |
|            | , ,                                                      |                          |



### **GPIO** settings

The following description will help you understand the configuration of GPIO port, pin, and HSIOM of this example in SDL:

1. Each port number is defined in the device header in the *header* folder.

For example, if the revision of the MCU silicon is revision B, the device header is in hdr/rev\_b.

```
#define GPIO PRT13
                        ((volatile stc GPIO PRT t*) &GPIO->PRT[13]
```

The port number and pin number are defined together in the project-specific header in the same folder.

For example, if the MCU is CYT2B7 series on a revision C CPU board, you can find the following definition in bb\_bsp\_tviibe1m\_revc.h.

```
#define CY USB SCB UART RX PORT
                                         GPIO PRT13
#define CY USB SCB UART RX PIN
#define CY USB SCB UART RX MUX
                                         P13 0 SCB3 UART RX
#define CY USB SCB UART TX PORT
                                         GPIO PRT13
#define CY USB SCB UART TX PIN
                                         1
#define CY USB SCB UART TX MUX
                                         P13 1 SCB3 UART TX
```

2. The HSIOM of the specific pin and its parameter value is in the device GPIO header.

For example, if the MCU is 176-pin CYT2B7 series, the header file is qpio\_cyt2b7\_176\_lqfp.h.

For 176-pin CYT2B7 series MCU, the HSIOM connections for P13.0 and P13.1 are as follows:

```
/* P13.1 */
P13 0 GPIO
                                        /* GPIO controls 'out' */
                                   0,
                                   4,
                                        /* Analog mux bus A */
P13 0 AMUXA
                                         /* Analog mux bus B */
P13 0 AMUXB
                                   5,
P13 0 AMUXA DSI
/* Analog mux bus A, DSI control */
P13 0 AMUXB DSI
/* Analog mux bus B, DSI control */
P13 0 TCPWM0 LINE264
/* Digital Active - tcpwm[0].line[264]:0 */
P13 0 TCPWM0 LINE COMPL43
/* Digital Active - tcpwm[0].line compl[43]:0 */
P13 0 TCPWM0 TR ONE CNT IN792
                                = 10,
/* Digital Active - tcpwm[0].tr one cnt in[792]:0 */
P13 0 TCPWM0_TR_ONE_CNT_IN130
                                = 11,
/* Digital Active - tcpwm[0].tr one cnt in[130]:0 */
P13 0 PASSO SAR EXT MUX SEL6
                               = 16,
/* Digital Active - pass[0].sar ext mux sel[6] */
P13 0 SCB3 UART RX
                                = 17,
/* Digital Active - scb[3].uart rx:0 */
P13 0 SCB3 SPI MISO
/* Digital Active - scb[3].spi miso:0 */
```



### **GPIO** settings

```
/* P13.1 */
P13 1 GPIO
                                   0, /* GPIO controls 'out' */
                                   4,
                                        /* Analog mux bus A */
P13 1 AMUXA
P13 1 AMUXB
                                   5,
                                         /* Analog mux bus B */
P13 1 AMUXA DSI
/* Analog mux bus A, DSI control */
P13 1 AMUXB DSI
/* Analog mux bus B, DSI control */
P13 1 TCPWM0 LINE44
/* Digital Active - tcpwm[0].line[44]:0 */
P13 1 TCPWM0 LINE COMPL264
/* Digital Active - tcpwm[0].line compl[264]:0 */
P13 1 TCPWM0 TR ONE CNT IN132
/* Digital Active - tcpwm[0].tr one cnt in[132]:0 */
P13 1 TCPWM0 TR ONE CNT IN793
                              = 11,
/* Digital Active - tcpwm[0].tr one cnt in[793]:0 */
P13 1 PASSO SAR EXT MUX SEL7 = 16,
/* Digital Active - pass[0].sar ext mux sel[7] */
P13 1 SCB3 UART TX
                                = 17,
/* Digital Active - scb[3].uart tx:0 */
P13 1 SCB3 I2C SDA
                                = 18,
/* Digital Active - scb[3].i2c sda:0 */
P13 1 SCB3 SPI MOSI
/* Digital Active - scb[3].spi mosi:0 */
```

See the device datasheet for the specific HSIOM functional connections for each pin.

Code Listing 18 demonstrates an example program to initialize GPIO for SCB RX/ TX in the configuration part. The example program for the driver part is the same as **Code Listing 1**.

#### **Code Listing 18** Example for initializing GPIO for SCB RX/ TX in configuration part

```
int main(void)
    SystemInit();
      __enable_irq(); /* Enable global interrupts. */
  /* Initialize Port and Clock */
  Peripheral Initialization();
                                       Contains port configurations
void Peripheral Initialization(void)
  cy_stc_gpio_pin_config_t stc_port_pin_cfg_uart = {0};
```



### **GPIO** settings

#### Example for initializing GPIO for SCB RX/ TX in configuration part **Code Listing 18**



#### **TCPWM port configuration** 3.5.2

This example demonstrates the configuration of a port for TCPWM output in CYT2B7 series. In this example, TCPWM ch0 port (P6.1) is used, and it is assigned to ACT\_0 of HSIOM. Configure the TCPWM function after setting the port.

For details on selecting an appropriate port for each function, see the Alternate function pin assignments section in the datasheet. For details on TCPWM settings, see AN220224 listed in References.

Figure 8 shows the signal path as a TCPWM port on P6.1. To use PWM ch0, configure HSIOM to PWM\_0.



**TCPWM port configuration** Figure 8

Example configuration:

Port number: P6.1

Initial state: Low

Input/Output: Output

Drive mode: Strong

Functionality configuration (HSIOM): TCPWM

Interrupt function: Unused



## **GPIO** settings

**Table 8** lists the parameters of the configuration part in SDL for TCPWM port.

List of GPIO pin parameters of TCPWM port Table 8

| Parameters | Description                                                    | Value                          |
|------------|----------------------------------------------------------------|--------------------------------|
| .outVal    | Selects pin output state.                                      | Oul                            |
|            | 0: Output state not affected, 1: Output state set to '0'       |                                |
| .driveMode | Selects GPIO drive mode for I/O pin.  0: Analog high impedance | CY_GPIO_DM_STRONG_IN_OFF = 6ul |
|            | 1: Reserved and should not be used                             |                                |
|            | 2: Resistive pull-up                                           |                                |
|            | 3: Resistive pull-down                                         |                                |
|            | 4: Open drain, drives LOW                                      |                                |
|            | 5: Open drain, drives HIGH                                     |                                |
|            | 6: Strong drive                                                |                                |
|            | 7: Resistive pull-up/down                                      |                                |
|            | 8: Digital High-Z. Input buffer ON.                            |                                |
|            | 9: Reserved and should not be used                             |                                |
|            | 10: Resistive pull-up. Input buffer ON.                        |                                |
|            | 11: Resistive pull-down. Input buffer ON.                      |                                |
|            | 12: Open drain, drives LOW. Input buffer ON.                   |                                |
|            | 13: Open drain, drives HIGH. Input buffer ON.                  |                                |
|            | 14: Strong drive. Input buffer ON.                             |                                |
|            | 15: Resistive pull-up/down. Input buffer ON.                   |                                |
| .hsiom     | Sets the connection for I/O pin 0 route.                       | P6_1_TCPWM0_LINE0              |
|            |                                                                | See point 2 of the SDL         |
|            |                                                                | description.                   |
| .intEdge   | Sets the edge which will trigger an IRQ for I/O pin 0.         | Oul                            |
|            | 0: Disabled, 1: Rising edge, 2: Falling edge, 3: Both          |                                |
| .intMask   | Masks edge interrupt on I/O pin.                               | Oul                            |
|            | 0: Pin interrupt forwarding disabled                           |                                |
|            | 1: Pin interrupt forwarding enabled                            |                                |
| .vtrip     | Select the pin 0 input buffer mode.                            | Oul                            |
|            | 0: CMOS, 1: TTL                                                |                                |
| .slewRate  | Select slew rate for I/O pin.                                  | Oul                            |
|            | 0: Fast slew rate, 1: Slow slew rate                           |                                |
| .driveSel  | Sets the GPIO drive strength for I/O pin.                      | Oul                            |
|            | 0: Full drive strength                                         |                                |
|            | 1: Full drive strength                                         |                                |
|            | 2: 1/2 drive strength                                          |                                |
|            | 3: 1/4 drive strength                                          |                                |



### **GPIO** settings

The following description will help you understand the configuration of GPIO port, pin, and HSIOM of this example in SDL:

1. Each port number is defined in the device header in the *header* folder.

For example, if the revision of the MCU silicon is revision B, the device header is in hdr/rev\_b.

```
#define GPIO PRT6
                       ((volatile stc GPIO PRT t*) &GPIO->PRT[6]
```

The port number and pin number are defined together in the device GPIO header in the same folder.

For example, if the MCU is 176-pin CYT2B7 series, you can find the following definition in gpio\_cyt2b7\_176\_lqfp.h.

```
#define P6 1 PORT
                      GPIO PRT6
#define P6 1 PIN
                       1u
```

2. Each GPIO pin has its dedicated HSIOM selection. See the device GPIO header for the HSIOM of the specific pin and its parameter value. Set the HSIOM of the pin according to the device series.

For 176-pin CYT2B7 series MCU, the HSIOM connections for P6.1 are as follows:

```
/* P6.1 */
                                         /* GPIO controls 'out' */
P6 1 GPIO
                                   Ο,
P6 1 AMUXA
                                        /* Analog mux bus A */
                                   4,
                                         /* Analog mux bus B */
P6 1 AMUXB
                                   5,
P6 1 AMUXA DSI
                                   6,
/* Analog mux bus A, DSI control */
P6 1 AMUXB DSI
/* Analog mux bus B, DSI control */
P6 1 TCPWM0 LINEO
/* Digital Active - tcpwm[0].line[0]:0 */
P6 1 TCPWM0 LINE COMPL256
/* Digital Active - tcpwm[0].line compl[256]:0 */
P6 1 TCPWM0 TR ONE CNT IN0
/* Digital Active - tcpwm[0].tr one cnt in[0]:0 */
P6 1 TCPWM0 TR ONE CNT IN769
                               = 11,
/* Digital Active - tcpwm[0].tr one cnt in[769]:0 */
P6 1 SCB4 UART TX
                                = 17,
/* Digital Active - scb[4].uart tx:0 */
P6 1 SCB4 I2C SDA
/* Digital Active - scb[4].i2c sda:0 */
P6 1 SCB4 SPI MOSI
/* Digital Active - scb[4].spi mosi:0 */
P6 1 LINO LIN TX3
                                = 20.
/* Digital Active - lin[0].lin tx[3]:0 */
```



### **GPIO** settings

Figure 9 shows the pin assignment with alternate functions of P6.1. "LINEO" in P6\_1\_TCPWM0\_LINEO represents "PWM 0" which indicates TCPWM counter number 0.



Figure 9 P6.1 pin assignment with alternate functions in CYT2B7 series

See the device datasheet for the specific HSIOM functional connections for each pin.

Code Listing 19 demonstrates an example program to initialize GPIO for TCPWM in the configuration part. The example program for the driver part is the same as **Code Listing 1**.

#### **Example for initializing GPIO for TCPWM in configuration part Code Listing 19**

```
/* TCPWM_TR_ONE_CNT_IN0 */
#define TCPWM LINEx PORT
                                GPIO PRT6
#define TCPWM LINEx PIN
                                111
#define TCPWM LINEx MUX
                              P6_1_TCPWM0_LINE0
cy_stc_gpio_pin_config_t pin_cfg1 =
   .outVal = Oul, /* Pin output state */
   .driveMode = CY_GPIO_DM_STRONG_IN_OFF, /* Drive mode */
                             /* HSIOM selection */
   .hsiom = TCPWM LINEx MUX,
   .intEdge = Oul,
                    /* Interrupt Edge type */
   .intMask = Oul,
                    /* Interrupt enable mask */
   .vtrip = Oul,
                     /* Input buffer voltage trip type */
                     /* Output buffer slew rate */
   .slewRate = Oul,
   int main(void)
  /* Port Configuration for TCPWM */
  Cy GPIO Pin Init(TCPWM LINEx PORT, TCPWM LINEx PIN, &pin cfg1);
```



## **GPIO** settings

#### **Analog port configuration** 3.5.3

This example demonstrates the configuration of an analog port in CYT4BF series. In this example, ADC[0]\_0 is assigned to an analog input. The GPIO drive mode of the port is set to High-Z and the input buffer is disabled to avoid crowbar current. For details on SAR ADC setting, see AN219755 listed in **References**.

Example configuration:

Port number: P12.6 Initial state: Low Input/Output: Input

Drive mode: High impedance

Functionality configuration (HSIOM): GPIO

Interrupt function: Unused



### **GPIO** settings

**Table 9** lists the parameters of the configuration part in SDL for analog port.

List of GPIO pin parameters Table 9

| Parameters | Description                                              | Value                                                  |
|------------|----------------------------------------------------------|--------------------------------------------------------|
| .outVal    | Selects pin output state.                                | 0ul                                                    |
|            | 0: Output state not affected, 1: Output state set to '0' |                                                        |
| .driveMode | Selects GPIO drive mode for I/O pin.                     | CY_GPIO_DM_ANALOG = 0ul                                |
|            | 0: Analog high impedance                                 |                                                        |
|            | 1: Reserved and should not be used                       |                                                        |
|            | 2: Resistive pull-up                                     |                                                        |
|            | 3: Resistive pull-down                                   |                                                        |
|            | 4: Open drain, drives LOW                                |                                                        |
|            | 5: Open drain, drives HIGH                               |                                                        |
|            | 6: Strong drive                                          |                                                        |
|            | 7: Resistive pull-up/down                                |                                                        |
|            | 8: Digital High-Z. Input buffer ON.                      |                                                        |
|            | 9: Reserved and should not be used                       |                                                        |
|            | 10: Resistive pull-up. Input buffer ON.                  |                                                        |
|            | 11: Resistive pull-down. Input buffer ON.                |                                                        |
|            | 12: Open drain, drives LOW. Input buffer ON.             |                                                        |
|            | 13: Open drain, drives HIGH. Input buffer ON.            |                                                        |
|            | 14: Strong drive. Input buffer ON.                       |                                                        |
|            | 15: Resistive pull-up/down. Input buffer ON.             |                                                        |
| .hsiom     | Sets connection for I/O pin 0 route.                     | P12_6_GPIO                                             |
|            |                                                          | (Refer to the second point of SDL descriptions below.) |
| .intEdge   | Sets the edge which will trigger an IRQ for I/O pin 0.   | 0ul                                                    |
|            | 0: Disabled, 1: Rising edge, 2: Falling edge, 3: Both    |                                                        |
| .intMask   | Masks edge interrupt on I/O pin.                         | 0ul                                                    |
|            | 0: Pin interrupt forwarding disabled                     |                                                        |
|            | 1: Pin interrupt forwarding enabled                      |                                                        |
| .vtrip     | Selects the pin 0 input buffer mode.                     | 0ul                                                    |
|            | 0: CMOS, 1: TTL                                          |                                                        |
| .slewRate  | Selects slew rate for I/O pin.                           | 0ul                                                    |
|            | 0: Fast slew rate, 1: Slow slew rate                     |                                                        |
| .driveSel  | Sets the GPIO drive strength for I/O pin.                | Oul                                                    |
|            | 0: Full drive strength                                   |                                                        |
|            | 1: Full drive strength                                   |                                                        |
|            | 2: 1/2 drive strength                                    |                                                        |
|            | 3: 1/4 drive strength                                    |                                                        |



### **GPIO** settings

The following description will help you understand the configuration of GPIO port, pin, and HSIOM of this example in SDL:

1. Each port number is defined in the device header is in the header folder.

For example, if the revision of the MCU silicon is revision D, the device header is in hdr/rev\_d.

```
#define GPIO PRT12
                        ((volatile stc GPIO PRT t*) &GPIO->PRT[12]
```

The port number and pin number are defined together in the project-specific header in the same folder.

For example, if the MCU is CYT4BF series, you can find the following definition in bb\_bsp\_tviibh8m.h.

```
#define CY ADC POT PORT
                                         GPIO PRT12
#define CY ADC POT PIN
                                         6
#define CY ADC POT PIN MUX
                                         P12 6 GPIO
```

2. The HSIOM of the specific pin and its parameter value can be found in the device GPIO header.

For example, if the MCU is 176-pin CYT4BF series, the header file is *qpio\_cyt4bf\_176\_teqfp.h*.

For 176-pin CYT4BF series MCU, the HSIOM connections for P12.6 are as follows:

```
/* P12.6 */
                                         /* N/A */
P12 6 GPIO
                                   0,
P12 6 AMUXA
                                    4,
                                         /* AMUXBUS A */
P12 6 AMUXB
                                   5,
                                          /* AMUXBUS B */
                                          /* N/A */
P12 6 AMUXA DSI
                                   6,
                                          /* N/A */
P12 6 AMUXB DSI
                                   7,
P12 6 TCPWM1 LINE42
                                   8.
/* Digital Active - tcpwm[1].line[42]:0 */
P12 6 TCPWM1 LINE COMPL41
/* Digital Active - tcpwm[1].line compl[41]:0 */
P12 6 TCPWM1 TR ONE CNT IN126
                                = 10,
/* Digital Active - tcpwm[1].tr one_cnt_in[126]:0 */
P12 6 TCPWM1 TR ONE CNT IN124
                               = 11,
/* Digital Active - tcpwm[1].tr one cnt in[124]:0 */
```

See the device datasheet for the specific HSIOM functional connections for each pin.



### **GPIO** settings

**Code Listing 20** demonstrates an example program to initialize GPIO for analog port in the configuration part. The example program for the driver part is the same as **Code Listing 1**.

### Code Listing 20 Example for initializing GPIO for analog port in configuration part



### Appendix A. I/O port configuration example

# 4 Appendix A. I/O port configuration example

This section explains an example of a generic I/O port configuration when using various functions. The following example shows the CYT4BF series (BGA-320 package) in SDL.

Table 10 I/O port configuration example for I2C

| Parameters                  | SCB0_SDA(P1.1) | SCB0_SCL(P1.0) |
|-----------------------------|----------------|----------------|
| outVal                      | 0              | 0              |
| driveMode<br>(Master/Slave) | 12             | 12             |
| hsiom                       | 14             | 14             |
| intEdge                     | 0              | 0              |
| intMask                     | 0              | 0              |
| vtrip                       | 0              | 0              |
| slewRate                    | 0              | 0              |
| driveSel                    | 0              | 0              |

Table 11 I/O port configuration example for SPI

| Parameters                  | SCB5_MISO(P1.0) | SCB0_MOSI(P1.1) | SCB0_CLK(P1.2) | SCB0_SEL0(P1.3) |
|-----------------------------|-----------------|-----------------|----------------|-----------------|
| outVal                      | 0               | 0               | 0              | 0               |
| driveMode<br>(Master/Slave) | 8/6             | 6/8             | 6/8            | 6/8             |
| hsiom                       | 30              | 30              | 30             | 30              |
| intEdge                     | 0               | 0               | 0              | 0               |
| intMask                     | 0               | 0               | 0              | 0               |
| vtrip                       | 0               | 0               | 0              | 0               |
| slewRate                    | 0               | 0               | 0              | 0               |
| driveSel                    | 0               | 0               | 0              | 0               |

Table 12 I/O port configuration example for LIN

| Parameters | LIN0_RX(P1.2) | LIN0_TX(P21.6) |  |
|------------|---------------|----------------|--|
| outVal     | 0             | 1              |  |
| driveMode  | 8             | 14             |  |
| hsiom      | 20            | 20             |  |
| intEdge    | 0             | 0              |  |
| intMask    | 0             | 0              |  |
| vtrip      | 0             | 0              |  |
| slewRate   | 0             | 0              |  |
| driveSel   | 0             | 0              |  |



## Appendix A. I/O port configuration example

Table 13 I/O port configuration example for CAN

| Parameters | CAN1_3_RX(P15.1) | CAN1_3_TX(P15.0) |
|------------|------------------|------------------|
| outVal     | 0                | 1                |
| driveMode  | 8                | 14               |
| hsiom      | 21               | 21               |
| intEdge    | 0                | 0                |
| intMask    | 0                | 0                |
| vtrip      | 0                | 0                |
| slewRate   | 0                | 0                |
| driveSel   | 0                | 0                |

Table 14 I/O port configuration example for I2S

| Parameters | AUDIOSSO<br>_MCLK<br>(P11.0) | AUDIOSSO<br>_TX_SCK<br>(P11.1) | AUDIOSS<br>0_TX_WS<br>(P11.2) | AUDIOSSO<br>_TX_SDO<br>(P12.0) | AUDIOSS<br>0_CLK_I2<br>S_IF<br>(P12.1) | AUDIOSS<br>0_RX_SC<br>K<br>(P12.2) | AUDIOSS<br>0_RX_WS<br>(P12.3) | AUDIOSS<br>0_RX_SDI<br>(P12.4) |
|------------|------------------------------|--------------------------------|-------------------------------|--------------------------------|----------------------------------------|------------------------------------|-------------------------------|--------------------------------|
| outVal     | 0                            | 0                              | 0                             | 0                              | 0                                      | 0                                  | 0                             | 0                              |
| driveMode  | 6                            | 6                              | 6                             | 6                              | 8                                      | 8                                  | 8                             | 8                              |
| hsiom      | 25                           | 25                             | 25                            | 25                             | 25                                     | 25                                 | 25                            | 25                             |
| intEdge    | 0                            | 0                              | 0                             | 0                              | 0                                      | 0                                  | 0                             | 0                              |
| intMask    | 0                            | 0                              | 0                             | 0                              | 0                                      | 0                                  | 0                             | 0                              |
| vtrip      | 0                            | 0                              | 0                             | 0                              | 0                                      | 0                                  | 0                             | 0                              |
| slewRate   | 0                            | 0                              | 0                             | 0                              | 0                                      | 0                                  | 0                             | 0                              |
| driveSel   | 0                            | 0                              | 0                             | 0                              | 0                                      | 0                                  | 0                             | 0                              |

Table 15 I/O port configuration example for SMIF interface

| Parameters | SPIHB_CLK (P24.1) | SPIHB_RWDS (P24.2) | SPIHB_SEL0/1 (P24.3, 4) | SPIHB_DATA0-7<br>(P25.0-7) |
|------------|-------------------|--------------------|-------------------------|----------------------------|
| outVal     | 0                 | 0                  | 0                       | 0                          |
| driveMode  | 14                | 14                 | 15                      | 14                         |
| hsiom      | 23                | 23                 | 23                      | 23                         |
| intEdge    | 0                 | 0                  | 0                       | 0                          |
| intMask    | 0                 | 0                  | 0                       | 0                          |
| vtrip      | 0                 | 0                  | 0                       | 0                          |
| slewRate   | 0                 | 0                  | 0                       | 0                          |
| driveSel   | 0                 | 0                  | 0                       | 0                          |
| vregEn     | 0                 | 0                  | 0                       | 0                          |
| ibufMode   | 0                 | 0                  | 0                       | 0                          |
| vtripSel   | 0                 | 0                  | 0                       | 0                          |
| vrefSel    | 0                 | 0                  | 0                       | 0                          |
| vohSel     | 0                 | 0                  | 0                       | 0                          |



## Appendix A. I/O port configuration example

Table 16 I/O port configuration example for ETH interface (1/2)

| Parameters | ETH1_RX_ER<br>(P34.3) | ETH1_MDIO<br>(P27.5) | ETH1_MDC<br>(P27.6) | ETH1_REF_CLK<br>(P26.0) | ETH1_TX_CTL (P26.1) | ETH1_TX_ER<br>(P33.1) |
|------------|-----------------------|----------------------|---------------------|-------------------------|---------------------|-----------------------|
| outVal     | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |
| driveMode  | 8                     | 14                   | 6                   | 8                       | 6                   | 6                     |
| hsiom      | 27                    | 27                   | 27                  | 27                      | 27                  | 27                    |
| intEdge    | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |
| intMask    | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |
| vtrip      | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |
| slewRate   | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |
| driveSel   | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |
| vregEn     | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |
| ibufMode   | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |
| vtripSel   | 0(RGMII)              | 1                    | 1                   | 0(RGMII)                | 0(RGMII)            | 0(RGMII)              |
|            | 3(GMII)               |                      |                     | 3(GMII)                 | 3(GMII)             | 3(GMII)               |
|            | 1(others)             |                      |                     | 1(others)               | 1(others)           | 1(others)             |
| vrefSel    | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |
| vohSel     | 0                     | 0                    | 0                   | 0                       | 0                   | 0                     |

Table 17 I/O port configuration example for ETH interface (2/2)

| Parameters | ETH1_TX_CLK<br>(P26.2)           | ETH1_TXD<br>(P26.3-6, 33.3-6)    | ETH1_RXD<br>(P26.7, 27.0-2, 33.7,<br>34.0-2) | ETH1_RX_CTL<br>(P27.3)           | ETH1_RX_CLK<br>(P27.4)           |
|------------|----------------------------------|----------------------------------|----------------------------------------------|----------------------------------|----------------------------------|
| outVal     | 0                                | 0                                | 0                                            | 0                                | 0                                |
| driveMode  | 8(MII)<br>6(others)              | 6                                | 8                                            | 8                                | 8                                |
| hsiom      | 27                               | 27                               | 27                                           | 27                               | 27                               |
| intEdge    | 0                                | 0                                | 0                                            | 0                                | 0                                |
| intMask    | 0                                | 0                                | 0                                            | 0                                | 0                                |
| vtrip      | 0                                | 0                                | 0                                            | 0                                | 0                                |
| slewRate   | 0                                | 0                                | 0                                            | 0                                | 0                                |
| driveSel   | 0                                | 0                                | 0                                            | 0                                | 0                                |
| vregEn     | 0                                | 0                                | 0                                            | 0                                | 0                                |
| ibufMode   | 0                                | 0                                | 0                                            | 0                                | 0                                |
| vtripSel   | 0(RGMII)<br>3(GMII)<br>1(others) | 0(RGMII)<br>3(GMII)<br>1(others) | 0(RGMII)<br>3(GMII)<br>1(others)             | 0(RGMII)<br>3(GMII)<br>1(others) | 0(RGMII)<br>3(GMII)<br>1(others) |
| vrefSel    | 0                                | 0                                | 0                                            | 0                                | 0                                |
| vohSel     | 0                                | 0                                | 0                                            | 0                                | 0                                |



## Appendix A. I/O port configuration example

I/O port configuration example for SDHC interface Table 18

| Parameters | SDHC_CARD_MECH<br>_WRITE_PROT<br>(P6.2) | SDHC_CARD_<br>CMD<br>(P6.3) | SDHC_CLK<br>_CARD<br>(P6.4) | SDHC_CARD<br>_DETECT_N<br>(P6.5) | SDHC_CARD_<br>DAT_3TO0_x<br>(P7.1-4) |
|------------|-----------------------------------------|-----------------------------|-----------------------------|----------------------------------|--------------------------------------|
| outVal     | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| driveMode  | 14                                      | 14                          | 14                          | 14                               | 14                                   |
| hsiom      | 25                                      | 25                          | 25                          | 25                               | 25                                   |
| intEdge    | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| intMask    | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| vtrip      | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| slewRate   | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| driveSel   | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| vregEn     | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| ibufMode   | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| vtripSel   | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| vrefSel    | 0                                       | 0                           | 0                           | 0                                | 0                                    |
| vohSel     | 0                                       | 0                           | 0                           | 0                                | 0                                    |

**Table 19** shows each element's value description.

**List of GPIO pin parameters** Table 19

| l able 19 List o | T GPIO pin parameters                         |
|------------------|-----------------------------------------------|
| Parameters       | Description                                   |
| outVal           | Selects pin output state.                     |
|                  | 0: Output state not affected                  |
|                  | 1: Output state set to '0'                    |
| driveMode        | Selects GPIO drive mode for I/O pin.          |
|                  | 0: Analog high impedance                      |
|                  | 1: Reserved and should not be used            |
|                  | 2: Resistive pull-up                          |
|                  | 3: Resistive pull-down                        |
|                  | 4: Open drain, drives LOW                     |
|                  | 5: Open drain, drives HIGH                    |
|                  | 6: Strong drive                               |
|                  | 7: Resistive pull-up/down                     |
|                  | 8: Digital High-Z. Input buffer ON.           |
|                  | 9: Reserved and should not be used            |
|                  | 10: Resistive pull-up. Input buffer ON.       |
|                  | 11: Resistive pull-down. Input buffer ON.     |
|                  | 12: Open drain, drives LOW. Input buffer ON.  |
|                  | 13: Open drain, drives HIGH. Input buffer ON. |
|                  | 14: Strong drive. Input buffer ON.            |
|                  | 15: Resistive pull-up/down. Input buffer ON.  |



## Appendix A. I/O port configuration example

| Parameters | Description                                            |
|------------|--------------------------------------------------------|
| .hsiom     | Sets connection for I/O pin 0 route.                   |
| .intEdge   | Sets the edge which will trigger an IRQ for I/O pin 0. |
|            | 0: Disabled, 1: Rising edge, 2: Falling edge, 3: Both  |
| .intMask   | Masks edge interrupt on I/O pin.                       |
|            | 0: Pin interrupt forwarding disabled                   |
|            | 1: Pin interrupt forwarding enabled                    |
| .vtrip     | Selects the pin 0 input buffer mode.                   |
|            | 0: CMOS, 1: TTL                                        |
| .slewRate  | Selects slew rate for I/O pin.                         |
|            | 0: Fast slew rate, 1: Slow slew rate                   |
| .driveSel  | Sets the GPIO drive strength for I/O pin.              |
|            | 0: Full drive strength                                 |
|            | 1: Full drive strength                                 |
|            | 2: 1/2 drive strength                                  |
|            | 3: 1/4 drive strength                                  |

Note: See the specific **device datasheet** for supported function and port pin numbers of function.



## Glossary

### **Glossary** 5

#### Table 20 Glossary

| Terms             | Description                                                                                                                                     |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ADC               | Analog-to-digital converter. See the SAR ADC chapter of the <b>architecture TRM</b> for details.                                                |  |
| GPIO              | General-purpose I/O                                                                                                                             |  |
| HSIOM             | High-speed I/O matrix. See the High-Speed I/O matrix section in the I/O system chapter of the <b>architecture TRM</b> for details.              |  |
| SCB               | Serial Communications Block. See the Serial Communications Block (SCB) chapter of the <b>architecture TRM</b> for details.                      |  |
| Slew rate control | The change of voltage per unit of time. See the Slew rate control section in the I/O system chapter of the <b>architecture TRM</b> for details. |  |
| TCPWM             | Timer, Counter, and Pulse Width Modulator. See the Timer, Counter, and PWM chapter of the <b>architecture TRM</b> for details.                  |  |



### References

#### References 6

The following are the TRAVEO™ T2G family series datasheets, technical reference manuals, and application notes. Contact **Technical support** to obtain these documents.

#### Device datasheet [1]

- CYT2B7 datasheet 32-bit Arm® Cortex®-M4F microcontroller TRAVEO™ T2G family
- CYT2B9 datasheet 32-bit Arm® Cortex®-M4F microcontroller TRAVEO™ T2G family
- CYT4BF datasheet 32-bit Arm® Cortex®-M7 microcontroller TRAVEO™ T2G family
- CYT4DN datasheet 32-bit Arm® Cortex®-M7 microcontroller TRAVEO™ T2G family (Doc No. 002-24601)
- CYT3BB/4BB datasheet 32-bit Arm® Cortex®-M7 microcontroller TRAVEO™ T2G family
- CYT3DL datasheet 32-bit Arm® Cortex®-M7 microcontroller TRAVEO™ T2G family (Doc No. 002-27763)

#### Body controller entry family [2]

- TRAVEO™ T2G automotive body controller entry family architecture technical reference manual (TRM)
- TRAVEO™ T2G automotive body controller entry registers technical reference manual (TRM) for
- TRAVEO™ T2G automotive body controller entry registers technical reference manual (TRM) for CYT2B9

#### [3] Body controller high family

- TRAVEO™ T2G automotive body controller high family architecture technical reference manual (TRM)
- TRAVEO™ T2G automotive body controller high registers technical reference manual (TRM) for
- TRAVEO™ T2G automotive body controller high registers technical reference manual (TRM) for CYT3BB/4BB

#### Cluster 2D family [4]

- TRAVEO™ T2G automotive cluster 2D architecture technical reference manual (TRM) for CYT4DN (Doc No. 002-25800)
- TRAVEO™ T2G automotive cluster 2D registers technical reference manual (TRM) for CYT4DN (Doc No. 002-25923)
- TRAVEO™ T2G automotive cluster 2D registers technical reference manual (TRM) for CYT3DL (Doc No. 002-29854)

#### [5] Application notes

- AN219755 Using a SAR ADC in TRAVEO™ T2G family
- AN219842 How to use interrupt in TRAVEO™ T2G
- AN225401 How to use Serial Communications Block (SCB) in TRAVEO™ T2G family
- AN220224 How to use Timer, Counter, and PWM (TCPWM) in TRAVEO™ T2G family

### Other references

#### Other references 7

A Sample Driver Library (SDL) including startup as sample software to access various peripherals is provided. The SDL also serves as a reference, to customers, for drivers that are not covered by the official AUTOSAR products. The SDL cannot be used for production purposes as it does not qualify to any automotive standards. The code snippets in this application note are part of the SDL. Contact **Technical Support** to obtain the SDL.



## **Revision history**

# **Revision history**

| Document version | Date of release | Description of changes                                                                                            |
|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------|
| **               | 2019-03-06      | New application note.                                                                                             |
| *A               | 2020-02-14      | Updated Associated Part Family as "TRAVEO™ T2G Family CYT2/CYT3/CYT4 Series".                                     |
|                  |                 | Changed target part numbers from "CYT2B/CYT4B Series" to "CYT2/CYT4 Series" in all instances across the document. |
|                  |                 | Added target part numbers "CYT3 Series" related information in all instances across the document.                 |
| *B               | 2020-06-11      | Updated GPIO Settings:                                                                                            |
|                  |                 | Added flowchart and example codes in all instances.                                                               |
| *C               | 2021-04-08      | Updated to Infineon template.                                                                                     |
| *D               | 2022-08-02      | Updated Table 3 to Table 9                                                                                        |
|                  |                 | Added Appendix A. I/O port configuration example section                                                          |

### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2022-08-02 Published by Infineon Technologies AG 81726 Munich, Germany

© 2022 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.infineon.com/support

Document reference 002-20193 Rev. \*D

### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.